1
完善资料让更多小伙伴认识你,还能领取20积分哦, 立即完善>
嗨,
为了适应ILA探测信号,我必须减少一些逻辑,因为FPGA已经过度使用。 对remove_cell执行某些冗余逻辑后,放置失败,并显示以下消息: [地点30-53] IDELAYCTRL实例 'axi_top_0 / axi_m2m_m0 /安装/ slave_fpga_gen.axi_chip2chip_slave_phy_inst / slave_sio_phy.axi_chip2chip_sio_input_inst / idelayctrl_gen.IDELAYCTRL_inst' 和 'i_fpga_a_bvci_c2c_top / axi_sysreg_s0 /安装/ master_fpga_gen.axi_chip2chip_master_phy_inst / master_sio_phy.axi_chip2chip_sio_input_inst / idelayctrl_gen.IDELAYCTRL_inst' 具有相同IODELAY_GROUP 'C2C_PHY_group'但它们的RST信号不同。 在运行实现之前,都删除了axi_top_0和i_fpga_a_bvci_c2c_top。 但是这个地方错误来自这两个单元格的IDELAYCTRL实例。 除了重置之外,REFCLK也会出现错误。 请帮忙。 感谢致敬, Amitra 以上来自于谷歌翻译 以下为原文 Hi, To accomodate ILA probe signals, I have to reduce some logic since FPGA is already over utilized. After doing remove_cell for some redundant logic the placement failed with the following message: [Place 30-53] IDELAYCTRL instances 'axi_top_0/axi_m2m_m0/inst/slave_fpga_gen.axi_chip2chip_slave_phy_inst/slave_sio_phy.axi_chip2chip_sio_input_inst/idelayctrl_gen.IDELAYCTRL_inst' and 'i_fpga_a_bvci_c2c_top/axi_sysreg_s0/inst/master_fpga_gen.axi_chip2chip_master_phy_inst/master_sio_phy.axi_chip2chip_sio_input_inst/idelayctrl_gen.IDELAYCTRL_inst' have same IODELAY_GROUP 'C2C_PHY_group' but their RST signals are different. Both axi_top_0 and i_fpga_a_bvci_c2c_top were removed before running implementation. But the place error is coming from the IDELAYCTRL instances of these two cells. Apart from reset, the error is also coming for REFCLK. Please help. Thanks and regards, Amitra |
|
相关推荐
1个回答
|
|
嗨阿米特拉,您能否通过打开opt_design的dcp重新确认axi_top_0和i_fpga_a_bvci_c2c_top已从设计中删除了?另外,检查复位信号和REFCLK信号的连接性?谢谢,Vinay
-------------------------------------------------- ------------------------------------------您是否尝试在Google中输入问题? ? 如果没有,你应该在发布之前。 此外,MARK这是一个答案,以防它有助于解决您的查询/问题。给予帮助您找到解决方案的帖子。 以上来自于谷歌翻译 以下为原文 Hi Amitra, Can you re-confirm that both axi_top_0 and i_fpga_a_bvci_c2c_top were removed from design by opening the dcp of opt_design? Also, check the connectivity of reset signal and REFCLK signal? Thanks, Vinay-------------------------------------------------------------------------------------------- Have you tried typing your question in Google? If not you should before posting. Also, MARK this is as an answer in case it helped resolve your query/issue.Give kudos to the post that helped you to find the solution. |
|
|
|
只有小组成员才能发言,加入小组>>
2420 浏览 7 评论
2823 浏览 4 评论
Spartan 3-AN时钟和VHDL让ISE合成时出现错误该怎么办?
2294 浏览 9 评论
3374 浏览 0 评论
如何在RTL或xilinx spartan fpga的约束文件中插入1.56ns延迟缓冲区?
2461 浏览 15 评论
有输入,但是LVDS_25的FPGA内部接收不到数据,为什么?
1171浏览 1评论
请问vc707的电源线是如何连接的,我这边可能出现了缺失元件的情况导致无法供电
585浏览 1评论
求一块XILINX开发板KC705,VC707,KC105和KCU1500
451浏览 1评论
2005浏览 0评论
729浏览 0评论
小黑屋| 手机版| Archiver| 德赢Vwin官网 ( 湘ICP备2023018690号 )
GMT+8, 2024-12-23 14:50 , Processed in 1.572375 second(s), Total 78, Slave 62 queries .
Powered by 德赢Vwin官网 网
© 2015 bbs.elecfans.com
关注我们的微信
下载发烧友APP
德赢Vwin官网 观察
版权所有 © 湖南华秋数字科技有限公司
德赢Vwin官网 (电路图) 湘公网安备 43011202000918 号 电信与信息服务业务经营许可证:合字B2-20210191 工商网监 湘ICP备2023018690号