1
完善资料让更多小伙伴认识你,还能领取20积分哦, 立即完善>
你好
ISE的合成与实现,最终资源利用分析报告正常。 现在在Vivado中,在实现逻辑优化(opt_design)的第一步(实现)中投入了大量资源来优化模块(建议逻辑单元不加载),但是当ISE实现没有被优化时,现在要确保 逻辑模块资源在Vivado实现阶段没有优化? 以上来自于谷歌翻译 以下为原文 Hi The ISE synthesis and implementation are true, finally resource utilization analysis report is normal. Now in the Vivado, in the first step(Implementation) to realize the logic optimization (opt_design) put a lot of resources to optimize away the module (suggests logical unit not load), but when the ISE implementation has not been optimized away, now how to ensure the logic module resources are not optimized in the Vivado implementation stage? |
|
相关推荐
8个回答
|
|
嗨,
opt_design修剪了设计中未连接的逻辑。 因此,如果要修剪的元素的连通性不合适,请检查合成设计。 如果您希望工具不修剪某些特定逻辑,则可以添加DONT_TOUCH约束。 有关语法详细信息,请参阅http://www.xilinx.com/support/documentation/sw_manuals/xilinx2014_2/ug912-vivado-properties.pdf的第135页。 谢谢, 迪皮卡。 谢谢,迪皮卡.---------------------------------------------- ---------------------------------------------- Google之前的问题 张贴。 如果某人的帖子回答了您的问题,请将帖子标记为“接受为解决方案”。 如果你看到一个特别好的和信息丰富的帖子,考虑给它Kudos(左边的明星) 以上来自于谷歌翻译 以下为原文 Hi, The opt_design trims the unconnected logic in the design. So please check the synthesized design if the connectivity of the elements getting trimmed is proper or not. If you want the tool not to trim some specific logic then you can add DONT_TOUCH constraint. Refer to page-135 of http://www.xilinx.com/support/documentation/sw_manuals/xilinx2014_2/ug912-vivado-properties.pdf for syntax details. Thanks, Deepika. Thanks, Deepika. -------------------------------------------------------------------------------------------- Google your question before posting. If someone's post answers your question, mark the post as answer with "Accept as solution". If you see a particularly good and informative post, consider giving it Kudos (the star on the left) |
|
|
|
你好
非常感谢您的回复 。 现在,在合成设计中,被修剪的元素的连通性是合适的。合成是正常的,资源利用也是正常的,但是在实施阶段,大部分资源都被优化掉了。我想知道如何解决问题,保证逻辑模块资源 在Vivado实施阶段没有优化? 为什么在Vivado实现阶段优化逻辑模块资源? 谢谢 以上来自于谷歌翻译 以下为原文 Hi Thank you very much for your reply . Now in vivado the synthesized design the connectivity of the elements getting trimmed is proper.So synthesis is normal,resource utilization is also normal ,however in the implementation phase,most of the resources are optimized away.I want to know how to solve the problem for ensuring the logic module resources are not optimized in the Vivado implementation stage? why are the logic module resources optimized in the Vivado implementation stage? Thanks |
|
|
|
嗨,非常感谢您的回复。
现在在vivado合成设计中,被修剪的元素的连通性是正确的。所以合成是正常的,资源利用也是正常的,但是在实施阶段,大部分资源都被优化掉了。我想知道如何解决问题 确保逻辑模块资源未在Vivado实施阶段进行优化? 为什么在Vivado实现阶段优化逻辑模块资源? 谢谢 以上来自于谷歌翻译 以下为原文 Hi Thank you very much for your reply . Now in vivado the synthesized design the connectivity of the elements getting trimmed is proper.So synthesis is normal,resource utilization is also normal ,however in the implementation phase,most of the resources are optimized away.I want to know how to solve the problem for ensuring the logic module resources are not optimized in the Vivado implementation stage? why are the logic module resources optimized in the Vivado implementation stage? Thanks |
|
|
|
嗨,
你能分享后合成检查点,以便我们检查吗? 打开合成设计并在TCL控制台中运行write_checkpoint命令以生成检查点。 谢谢, 迪皮卡。 谢谢,迪皮卡.---------------------------------------------- ---------------------------------------------- Google之前的问题 张贴。 如果某人的帖子回答了您的问题,请将帖子标记为“接受为解决方案”。 如果你看到一个特别好的和信息丰富的帖子,考虑给它Kudos(左边的明星) 以上来自于谷歌翻译 以下为原文 Hi, Can you share the post synthesis checkpoint so that we can check it? Open synthesized design and run write_checkpoint command in TCL console to generate the checkpoint. Thanks, Deepika. Thanks, Deepika. -------------------------------------------------------------------------------------------- Google your question before posting. If someone's post answers your question, mark the post as answer with "Accept as solution". If you see a particularly good and informative post, consider giving it Kudos (the star on the left) |
|
|
|
嗨,转到实施板。
谢谢,维杰----------------------------------------------- ---------------------------------------------请将帖子标记为 一个答案“接受为解决方案”,以防它有助于解决您的查询。如果一个帖子引导到解决方案,请给予赞誉。 以上来自于谷歌翻译 以下为原文 Hi, Moving to implementation board.Thanks,Vijay -------------------------------------------------------------------------------------------- Please mark the post as an answer "Accept as solution" in case it helped resolve your query. Give kudos in case a post in case it guided to the solution. |
|
|
|
你好
非常感谢您的回复。 转向实施板? 我很抱歉,我没有解决移动到实施板的方法。你能给我详细的信息。 谢谢。 以上来自于谷歌翻译 以下为原文 Hi Thank you very much for your reply. Moving to implementation board? I am Sorry,I don't unstand means of moving to implementation board.Can you give me detailed information. Thanks. |
|
|
|
嗨@ zhangwei0814
根据技能组合,Xilinx论坛中有不同的主板。 Yor查询与实现有关,因此我将您的主题移至正确的板上。 谢谢,维杰----------------------------------------------- ---------------------------------------------请将帖子标记为 一个答案“接受为解决方案”,以防它有助于解决您的查询。如果一个帖子引导到解决方案,请给予赞誉。 以上来自于谷歌翻译 以下为原文 Hi @zhangwei0814 There differnt boards in Xilinx forums depending on the skillsets. Yor query is related to implementation and hence I moved your topic to correct board. Thanks,Vijay -------------------------------------------------------------------------------------------- Please mark the post as an answer "Accept as solution" in case it helped resolve your query. Give kudos in case a post in case it guided to the solution. |
|
|
|
您的ISE综合和实施是真的,最后资源利用分析报告是正常的。
现在在Vivado中,在实现逻辑优化(opt_design)的第一步(实现)中投入大量资源来优化模块(建议逻辑单元不加载),但是当ISE实现尚未优化时,现在 如何确保逻辑模块资源在Vivado实现阶段没有得到优化?现在在合成设计中,被修剪元素的连通性是正确的。合成是正常的,资源利用也是正常的,但在实施阶段,大多数 对资源进行了优化。我想知道如何解决问题,以确保在Vivado实现阶段不优化逻辑模块资源? 为什么逻辑模块资源在Vivado实现阶段进行了优化?谢谢! 以上来自于谷歌翻译 以下为原文 Hi The ISE synthesis and implementation are true, finally resource utilization analysis report is normal. Now in the Vivado, in the first step(Implementation) to realize the logic optimization (opt_design) put a lot of resources to optimize away the module (suggests logical unit not load), but when the ISE implementation has not been optimized away, now how to ensure the logic module resources are not optimized in the Vivado implementation stage? Now in vivado the synthesized design the connectivity of the elements getting trimmed is proper.So synthesis is normal,resource utilization is also normal ,however in the implementation phase,most of the resources are optimized away.I want to know how to solve the problem for ensuring the logic module resources are not optimized in the Vivado implementation stage? why are the logic module resources optimized in the Vivado implementation stage? Thanks! |
|
|
|
只有小组成员才能发言,加入小组>>
2432 浏览 7 评论
2831 浏览 4 评论
Spartan 3-AN时钟和VHDL让ISE合成时出现错误该怎么办?
2300 浏览 9 评论
3379 浏览 0 评论
如何在RTL或xilinx spartan fpga的约束文件中插入1.56ns延迟缓冲区?
2471 浏览 15 评论
有输入,但是LVDS_25的FPGA内部接收不到数据,为什么?
1431浏览 1评论
请问vc707的电源线是如何连接的,我这边可能出现了缺失元件的情况导致无法供电
597浏览 1评论
求一块XILINX开发板KC705,VC707,KC105和KCU1500
463浏览 1评论
2016浏览 0评论
739浏览 0评论
小黑屋| 手机版| Archiver| 德赢Vwin官网 ( 湘ICP备2023018690号 )
GMT+8, 2024-12-31 01:47 , Processed in 1.348807 second(s), Total 61, Slave 55 queries .
Powered by 德赢Vwin官网 网
© 2015 bbs.elecfans.com
关注我们的微信
下载发烧友APP
德赢Vwin官网 观察
版权所有 © 湖南华秋数字科技有限公司
德赢Vwin官网 (电路图) 湘公网安备 43011202000918 号 电信与信息服务业务经营许可证:合字B2-20210191 工商网监 湘ICP备2023018690号